DataSheet.es    


PDF 53C96 Data sheet ( Hoja de datos )

Número de pieza 53C96
Descripción AM53C96
Fabricantes AMD 
Logotipo AMD Logotipo



Hay una vista previa y un enlace de descarga de 53C96 (archivo pdf) en la parte inferior de esta página.


Total 30 Páginas

No Preview Available ! 53C96 Hoja de datos, Descripción, Manual

PRELIMINARY
Am53C94/Am53C96
High Performance SCSI Controller
DISTINCTIVE CHARACTERISTICS
s Pin/function compatible with NCR53C94/53C96
s AMD’s Patented GLITCH EATERTM Circuitry on
REQ and ACK inputs
s 5 Mbytes per second synchronous SCSI
transfer rate
s 20 Mbytes per second DMA transfer rate
s 16-bit DMA Interface plus 2 bits of parity
s Flexible three bus architecture
s Single ended SCSI bus supported by
Am53C94
s Single ended and differential SCSI bus
supported by Am53C96
s Selection of multiplexed or non-multiplexed
address and data bus
GENERAL DESCRIPTION
The High Performance SCSI Controller (HPSC) has a
flexible three bus architecture. The HPSC has a 16-bit
DMA interface, an 8 bit host data interface and an 8-bit
SCSI data interface. The HPSC is designed to minimize
host intervention by implementing common SCSI se-
quences in hardware. An on-chip state machine re-
duces protocol overheads by performing the required
sequences in response to a single command from the
host. Selection, reselection, information transfer and
disconnection commands are directly supported.
The 16-byte-internal FIFO further assists in minimizing
host involvement. The FIFO provides a temporary stor-
age for all command, data, status and message bytes as
they are transferred between the 16 bit host data bus
and the 8 bit SCSI data bus. During DMA operations the
FIFO acts as a buffer to allow greater latency in the DMA
channel. This permits the DMA channel to be sus-
pended for higher priority operations such as DRAM re-
fresh or reception of an ISDN packet.
Parity on the DMA bus is optional. Parity can either be
generated and checked or it can be simply passed
through.
Advanced
Micro
Devices
s High current drivers (48 mA) for direct
connection to the single ended SCSI bus
s Supports Disconnect and Reselect commands
s Supports burst mode DMA operation with a
threshold of 8
s Supports 3-byte-tagged queuing as per the
SCSI-2 specification
s Supports group 2 and 5 command recognition
as per the SCSI-2 specification
s Advanced CMOS process for low power
consumption
s Am53C94 available in 84-pin PLCC package
s Am53C96 available in 100-pin PQFP package
The patented GLITCH EATER Circuitry in the High Per-
formance SCSI Controller detects signal changes that
are less than or equal to 15 ns and filters them out. It is
designed to dramatically increase system performance
and reliability by detecting and filtering glitches that can
cause system failure.
The GLITCH EATER Circuitry is implemented on the
ACK and REQ lines only. These lines often encounter
many electrical anomalies which degrade system per-
formance and reliability. The two most common are Re-
flections and Voltage Spikes. Reflections are a result of
high current SCSI signals that are mismatched by stubs,
cables and terminators. These reflections vary from ap-
plication to application and can trigger false handshake
signals on the ACK and REQ lines if the voltage ampli-
tude is at the TTL threshold levels. Spikes are generated
by high current SCSI signals switching concurrently. On
the control signals (ACK and REQ) they can trigger false
data transfers which result in loss of data, addition of
random data, double clocking and reduced system reli-
ability. AMD’s GLITCH EATER Circuitry helps maintain
excellent system performance by treating the glitches.
Refer to the diagram on the next page.
This document contains information on a product under development at Advanced Micro Devices Inc. The information is intended Publication# 16506 Rev. C Amendment /0
to help you to evaluate this product. AMD reserves the right to change or discontinue work on this proposed product without notice. Issue Date: May 1993
Free Datasheet http://www.datasheet4u.net/

1 page




53C96 pdf
BLOCK DIAGRAM
PRELIMINARY
DMA 15-0
DMAP1-0
DMA Control
4
AD 7-0
Host Control
CS
BUSMD1-0
DFMODE
CLK
RESET
6
18 16 x 9 FIFO
(including parity)
8
18
Parity Logic
8
8
Register
Bank
Main
Sequencer
SCSI
Sequencer
AMD
9
SCSI Bus
Data + Parity
(Single Ended)
9
SCSI Bus
Data + Parity
Direction Control
9 SCSI Control
7 SCSI Control
Direction Control
16506C-7
Am53C94/Am53C96
5
Free Datasheet http://www.datasheet4u.net/

5 Page





53C96 arduino
PRELIMINARY
TSEL
MSG
TSEL
C/D
TSEL
I/O
– MSG
+ MSG
– C/D
+ C/D
– I/O
+ I/O
75ALS170
ISEL
ATN
– ATN
+ ATN
SDC 0
SD 0
SDC 1
SD 1
SDC 2
SD 2
– SD 0
+ SD 0
– SD 1
+ SD 1
– SD 2
+ SD 2
75ALS170
75ALS170
Vcc
SELC
GND
SEL
BSYC
GND
BSY
RSTC
GND
RST
GND
Vcc
TSEL
REQC
REQ
ISEL
ACKC
ACK
75ALS171
– SEL
+ SEL
– BSY
+ BSY
– RST
+ RST
– REQ
+ REQ
– ACK
+ ACK
SDC 3
SD 3
SDC 4
SD 4
SDC 5
SD 5
– SD 3
+ SD 3
– SD 4
+ SD 4
– SD 5
+ SD 5
75ALS170
SDC 6
SD 6
SDC 7
SD 7
SDC P
SD P
– SD 6
+ SD 6
– SD 7
+ SD 7
– SD P
+ SD P
75ALS170
AMD
GND
75ALS171
16506C-14
Differential Transceiver Connections for the Differential SCSI Bus Configuration
Using 75ALS170 and 75ALS171 Transceivers
Am53C94/Am53C96
11
Free Datasheet http://www.datasheet4u.net/

11 Page







PáginasTotal 30 Páginas
PDF Descargar[ Datasheet 53C96.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
53C96AM53C96AMD
AMD

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar