DataSheet39.com

What is DP8390D?

This electronic component, produced by the manufacturer "National Semiconductor", performs the same function as "NIC Network Interface Controller".


DP8390D Datasheet PDF - National Semiconductor

Part Number DP8390D
Description NIC Network Interface Controller
Manufacturers National Semiconductor 
Logo National Semiconductor Logo 


There is a preview and DP8390D download ( pdf file ) link at the bottom of this page.





Total 30 Pages



Preview 1 page

No Preview Available ! DP8390D datasheet, circuit

www.DataSheet4U.com
July 1995
DP8390D NS32490D NIC Network Interface Controller
General Description
The DP8390D NS32490D Network Interface Controller
(NIC) is a microCMOS VLSI device designed to ease inter-
facing with CSMA CD type local area networks including
Ethernet Thin Ethernet (Cheapernet) and StarLAN The
NIC implements all Media Access Control (MAC) layer func-
tions for transmission and reception of packets in accord-
ance with the IEEE 802 3 Standard Unique dual DMA chan-
nels and an internal FIFO provide a simple yet efficient
packet management design To minimize system parts
count and cost all bus arbitration and memory support logic
are integrated into the NIC
The NIC is the heart of a three chip set that implements the
complete IEEE 802 3 protocol and node electronics as
shown below The others include the DP8391 Serial Net-
work Interface (SNI) and the DP8392 Coaxial Transceiver
Interface (CTI)
Features
Y Compatible with IEEE 802 3 Ethernet II Thin Ethernet
StarLAN
Y Interfaces with 8- 16- and 32-bit microprocessor
systems
Y Implements simple versatile buffer management
Y Requires single 5V supply
Y Utilizes low power microCMOS process
Y Includes
Two 16-bit DMA channels
16-byte internal FIFO with programmable threshold
Network statistics storage
Y Supports physical multicast and broadcast address
filtering
Y Provides 3 levels of loopback
Y Utilizes independent system and network clocks
Table of Contents
1 0 SYSTEM DIAGRAM
2 0 BLOCK DIAGRAM
3 0 FUNCTIONAL DESCRIPTION
4 0 TRANSMIT RECEIVE PACKET ENCAPSULATION
DECAPSULATION
5 0 PIN DESCRIPTIONS
6 0 DIRECT MEMORY ACCESS CONTROL (DMA)
7 0 PACKET RECEPTION
8 0 PACKET TRANSMISSION
9 0 REMOTE DMA
10 0 INTERNAL REGISTERS
11 0 INITIALIZATION PROCEDURES
12 0 LOOPBACK DIAGNOSTICS
13 0 BUS ARBITRATION AND TIMING
14 0 PRELIMINARY ELECTRICAL CHARACTERISTICS
15 0 SWITCHING CHARACTERISTICS
16 0 PHYSICAL DIMENSIONS
1 0 System Diagram
IEEE 802 3 Compatible Ethernet Thin Ethernet Local Area Network Chip Set
TRI-STATE is a registered trademark of National Semiconductor Corporation
C1995 National Semiconductor Corporation TL F 8582
TL F 8582 – 1
RRD-B30M105 Printed in U S A
DataSheet4 U .com
www.DataSheet4U.com
www.DataSheet4U.com

line_dark_gray
DP8390D equivalent
www.DataSheet4U.com
5 0 Pin Descriptions (Continued)
BUS INTERFACE PINS (Continued)
Symbol
CS
MWR
MRD
SWR
SRD
ACK
RA0 – RA3
PRD
WACK
INT
RESET
BREQ
BACK
PRQ ADS1
READY
DIP Pin No
19
20
21
22
23
24
45 – 48
44
43
42
41
31
30
29
28
Function
I
OZ
OZ
I
I
O
I
O
I
O
I
O
I
OZ
I
Description
CHIP SELECT Chip Select places controller in slave mode for mP access to
internal registers Must be valid through data portion of bus cycle RA0 – RA3 are
used to select the internal register SWR and SRD select direction of data
transfer
MASTER WRITE STROBE Strobe for DMA transfers active low during write
cycles (t2 t3 tw) to buffer memory Rising edge coincides with the presence of
valid output data TRI-STATE until BACK asserted
MASTER READ STROBE Strobe for DMA transfers active during read cycles
(t2 t3 tw) to buffer memory Input data must be valid on rising edge of MRD
TRI-STATE until BACK asserted
SLAVE WRITE STROBE Strobe from CPU to write an internal register selected
by RA0 – RA3
SLAVE READ STROBE Strobe from CPU to read an internal register selected
by RA0 – RA3
ACKNOWLEDGE Active low when NIC grants access to CPU Used to insert
WAIT states to CPU until NIC is synchronized for a register read or write
operation
REGISTER ADDRESS These four pins are used to select a register to be read
or written The state of these inputs is ignored when the NIC is not in slave mode
(CS high)
PORT READ Enables data from external latch onto local bus during a memory
write cycle to local memory (remote write operation) This allows asynchronous
transfer of data from the system memory to local memory
WRITE ACKNOWLEDGE Issued from system to NIC to indicate that data has
been written to the external latch The NIC will begin a write cycle to place the
data in local memory
INTERRUPT Indicates that the NIC requires CPU attention after reception
transmission or completion of DMA transfers The interrupt is cleared by writing
to the ISR All interrupts are maskable
RESET Reset is active low and places the NIC in a reset mode immediately no
packets are transmitted or received by the NIC until STA bit is set Affects
Command Register Interrupt Mask Register Data Configuration Register and
Transmit Configuration Register The NIC will execute reset within 10 BUSK
cycles
BUS REQUEST Bus Request is an active high signal used to request the bus for
DMA transfers This signal is automatically generated when the FIFO needs
servicing
BUS ACKNOWLEDGE Bus Acknowledge is an active high signal indicating that
the CPU has granted the bus to the NIC If immediate bus access is desired
BREQ should be tied to BACK Tying BACK to VCC will result in a deadlock
PORT REQUEST ADDRESS STROBE 1
 32-BIT MODE If LAS is set in the Data Configuration Register this line is
programmed as ADS1 It is used to strobe addresses A16 – A31 into external
latches (A16 – A31 are the fixed addresses stored in RSAR0 RSAR1 ) ADS1
will remain at TRI-STATE until BACK is received
 16-BIT MODE If LAS is not set in the Data Configuration Register this line is
programmed as PRQ and is used for Remote DMA Transfers In this mode
PRQ will be a standard logic output
NOTE This line will power up as TRI-STATE until the Data Configuration
Register is programmed
READY This pin is set high to insert wait states during a DMA transfer The NIC
will sample this signal at t3 during DMA transfers
5
DataSheet4 U .com
www.DataSheet4U.com
www.DataSheet4U.com


line_dark_gray

Preview 5 Page


Part Details

On this page, you can learn information such as the schematic, equivalent, pinout, replacement, circuit, and manual for DP8390D electronic component.


Information Total 30 Pages
Link URL [ Copy URL to Clipboard ]
Download [ DP8390D.PDF Datasheet ]

Share Link :

Electronic Components Distributor


An electronic components distributor is a company that sources, stocks, and sells electronic components to manufacturers, engineers, and hobbyists.


SparkFun Electronics Allied Electronics DigiKey Electronics Arrow Electronics
Mouser Electronics Adafruit Newark Chip One Stop


Featured Datasheets

Part NumberDescriptionMFRS
DP83901AThe function is Serial Network Interface Controller. National SemiconductorNational Semiconductor
DP83901AThe function is DP83901A SNIC Serial Network Interface Controller (Rev. A). Texas InstrumentsTexas Instruments
DP83902AThe function is ST-NICTM Serial Network Interface Controller for Twisted Pair. National SemiconductorNational Semiconductor

Semiconductors commonly used in industry:

1N4148   |   BAW56   |   1N5400   |   NE555   |  

LM324   |   BC327   |   IRF840  |   2N3904   |  



Quick jump to:

DP83     1N4     2N2     2SA     2SC     74H     BC     HCF     IRF     KA    

LA     LM     MC     NE     ST     STK     TDA     TL     UA    



Privacy Policy   |    Contact Us     |    New    |    Search